# STUDER INTERNATIONAL AG CH-8105 Regensdorf Switzerland Althardstrasse 10 Phone 01 840 29 60 Telex 58489 stuich TI 76/89 Time code reader chip STUDER TCIA 10.85.1300 (Ed.1189) **Technical Information** ## **APPLICATION NOTES** #### General The TCIA accepts SMPTE/EBU longitudinal Time Code as input and produces both 8-bit parallel and serial data as output. The TCIA will accept SMPTE/ EBU LTC at speed from 1/100 to 100 times play speed. It can be directly connected either to the Motorola 6800/6803 or the Intel 8080/8088 MPU Bus with no additional circuitry. In the stand alone mode (without MPU) the TCIA can be used in conjunction with the Motorola MC14449 7-Segment LED Display Driver to display the Time Code or User Bits Data. I/O signals: - SMPTE/EBU LTC input, - 8 bit data output - serial data and 8-bit parallel data outputs - the following status information of the incoming time code data are available to the MPU by reading the TCIA Status Register: - TC Overflow - TC Underflow - TC Clock validity - TC Direction - parallel data outputs are asynchronous with the input TC allowing data to be output at any rate - user selectable output of either TC Data or User Bit Data by the external adress inputs - tape speed can be determined by reading the TCIA 16-bit Time Code Period Register (Motorola MPU mode only) - perfect error recognition and supression of invalid frames. ## 2. TCIA operation ## **Receive Shift Register** The Receive Shift Register is a 64-bit bidirectional serial input/parallel output shift register. The content of the Receive Shift Register is a complete time code word (Time code and user bits) # TC - data buffer, UB - data buffer The TC - Data Buffer consists of 4 read-only 8-bit registers (Frames, Seconds, Minutes, Hours). These registers are selected when RS, R/W and A2 are "high". The 4 registers of the UB - Data Buffer are selected when RS and R/W are "high" and A2 is "low". EDITION: 2. November 1989 - E/1 #### Data Buffer Register select truth table | CONTROL INPUTS: | RS | A2 | A1 | A0 | REGISTERS | | | |---------------------|-------------|-------------|------------------|------------------|--------------------------------------------|--|--| | TC - Data<br>Buffer | 1<br>1<br>1 | 1<br>1<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | Frames<br>Seconds<br>Minutes<br>Hours | | | | UB - Data<br>Buffer | 1<br>1<br>1 | 0<br>0<br>0 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | UB - Groups 1,2<br>" 3,4<br>" 5,6<br>" 7,8 | | | Upon receiving a complete time code word, data are automatically transferred from the Receive Shift Register to the TC and UB - Data Buffers. This event causes the Receive Data Buffer Full Bit of the Status Register to be set to "1" (full). A read cycle of the Frame Register causes the Receive Data Buffer Full Bit to be cleared. Note that the random access to the TC or UB - Data Buffer Registers is possible but the Frames Register must be accessed at the end of a read sequence to guarantee that the Receive Data Register Full Bit will be cleared. The data transfer from the Receive Shift Register to the TC and UB - Data Buffers will be inhibited as long as the Receive Data Full Bit is set to "1". #### Control register The TCIA Control Register consists of 5 bits of write-only buffer that are selected when RS and R/W are "low". #### Bit 0: Reset. This bit is used to provide a MASTER RESET for the TCIA which clears the Status Register and the Receive Data Register. Bit 0 must be set to "1" to reset the TCIA. The TCIA releases the Master Reset automatically after a time of max 50 us. #### Bit 4: Mode. This bit is used to provide the Operating Mode Select for the TCIA. If this bit is set "0", the TCIA will be programmed to operate in the STAND ALONE MODE. In this mode the TCIA will be used in conjuction with the Motorola MC14449 7-Segment LED Driver to display the Time Code or User Bits Data. The applications example is shown in Fig.1. The outputs TC-CLK, TC-DATA, /EN1, /EN2 are used to control the MC14449 Display Driver. In addition, the /IRQ output indicates in the Stand Alone Mode the Drop Frame Format of the Time Code and the input A0 indicates whether the Time Code Data or the User Bits Data is to be transferred to the Display Driver. After Power On or Software Reset, bit 4 will be set and enables the TCIA to operate in the STAND ALONE MODE. Fig. 1 #### Bit 5: TC-Underflow Interrupt Enable If this bit is set, the TC-Underflow Interrupt will be enabled. #### Bit 6: TC-Overflow Interrupt Enable To enable the TC-Overflow Interrupt, this bit must be set. #### Bit 7: Receive Interrupt Enable The following interrupts will be enabled by a "1" in bit position 7 of the Control Register: Receive Data Buffer Full and Receive Data Buffer Overrun. #### Status register Information on the status of the TCIA is available to the MPU by reading the TCIA Status Register. This read - only register is selected when RS, A0 and A1 are "low" and R/W is "high". ### Bit 0: Receive Data Buffer Full, bit 0 Bit 0 being set "1" indicates that the complete received data (TC-Data and User Bits Groups) has been transferred to the TC-Data Buffer and UB-Data Buffer. Bit 0 is cleared after an MPU read of Data Buffer(s) has been completed by reading the Frames Register or by a Master Reset. ### Bit 1: Receive Buffer Overrun, bit 1 Overrun is an error flag that indicates that one or more TC-Frames in the data stream were lost. That means a TC-Frame or a number of frames were received but not read from the Receive Data Buffer(s) prior to subsequent frames being received. The transfer of the overruning frame into the Receive Data Buffers will be inhibited. This error causes the bit 1 of the Status Register to be set to "1". The overrun status flag is reset after the reading of the data from the Receive Data Buffers or by a Master Reset. #### Bit 2: TC - Period Bit 16, bit 2 The bit 2 position of the Status Register contains the most significant bit (bit 16) of the TC - Period Data (see TC - Period Register, page 4) #### Bit 3: Time Code Direction The forward direction of the Time Code is indicated by a "0" in the bit position 3 of the Status Register, a "1" indicates the reverse direction. The Master Reset causes the Time Code Direction Bit to be cleared (forward). #### Bit 4: Time Code Clock Valid The Time Code Clock Valid Bit of the Status Register will be "1" when a valid Time Code Clock is present at the TC-CLK output of the TCIA. This bit will be cleared in the case of improper TC-CLK recovering (TC-Overflow,TC-Underflow,dropouts in the Time Code signal) or by a Master Reset. #### Bit 5: TC - Underflow TC-Underflow is an error flag which indicates that the rate of the incoming serial Time Code Data is to low. In addition, the underflow flag is used to indicate that one or more data bits of the Time Code signal were lost (dropouts). The underflow condition will be indicated by a "1" in bit position 5 of the Status Register. The TC-Underflow bit remains set until the next valid TC-Frame synch-word is decoded. Master Reset causes the TC-Underflow bit also to be cleared. #### Bit 6: TC - Overflow The TC-Overflow bit being set "1" indicates that the rate of the incoming serial Time Code Data is to high for the proper TC-CLK recovering and the Time Code Data decoding. This bit remains set until the next valid TC-Frame synch-word is decoded. It will be cleared also by the Master Reset. #### Bit 7: Interrupt Request The IRQ bit indicates the state of the /IRQ output of the TCIA. Any interrupt condition with its applicable enable will be indicated in this status bit. Anytime the IRQ output is "low" the IRQ bit will be "1" to indicate the interrupt or service request status. The IRQ bit is cleared by a read operation to the Status Register or by the Master Reset. #### TC - Period Register The TC-PERIOD REGISTER is a 16-bit read only register. This register contains the number of the SYSCLK pulses per one Time Code Bit Period divided by 2. This data can be used for the instantaneous tape speed calculation. The LSB and MSB of the TC-Period Register will be selected by the address input lines A0 and A1 if RS is "low" and R/W is "high": | A1 | Α0 | | |----|--------|------------| | 0 | 1<br>0 | LSB<br>MSB | During the MPU read operation of the TC-Period Register the MSB must be read first. After the MSB read cycle, the update of the TC-Period Register will be inhibited until the read operation has been completed by reading the LSB. #### Note: The TC-Period is a 17-bit binary number. The most significant bit (bit 16) is transfered to the Status Register (see Status Register, bit 2). The TC - PERIOD REGISTER is only readable in Motorola Timing Mode! ## 3. Interface signals for the MPU Fig. 2 Bi-Directional Data Bus (D0 - D7) The bi-directional data bus (D0 - D7) allow for data transfer between the TCIA and the MPU. The data bus output drivers are three-state devices that remain in the high impendance (off) state except when the MPU performs a TCIA read operation. Enable (E) This high impedance TTL compatible input depends on the selected MPU timing mode (see Fig. 3 / Fig. 4): Intel: This signal indicates a read operation. When the TCIA is selected via /CS the E signal enables the bus drivers to send data from an internal register on the Data Bus. Motorola: The E signal enables the bus input/output data buffers and clocks data to and from the TCIA. This signal will normally be a derivative of the 6800/6803 MPU Clock. Read/Write (R/W) This high impedance TTL compatible input depends on the selected MPU timing mode (see Fig. 3/4). Intel: This signal indicates a write operation. When /CS is active the TCIA loads an internal register with data provided via the Data Bus. Motorola: This signal is used to control the direction of data flow through the TCIA's input/output data bus interface. When R/W is "high" (MPU Read cycle), TCIA output drivers are turned on and a selected register is read. When it is "low", the TCIA output drivers are turned off and the MPU writes into a selected register. Therefore, the R/W signal is used to select read-only or write-only registers within the TCIA. Chip Select(/CS) This high impedance TTL compatible input line is used to enable the TCIA. If /CS is "low", data transfer will be performed under the control of E, R/W, RS, and the address lines A0, A1, and A2. Fig. 3 Fig. 4 #### Register Select(RS) The RS line is a high impedance TTL compatible input. A "high" level is used to select the Receive Data Registers and a "low" level the Control/Status Registers. The R/W signal line is used in conjunction with Register Select to select the read-only or write-only registers in each register pair. Note: The TC-PERIOD REGISTER will be addressed, if RS is "low"! Data Register Select (A0, A1, A2) The A0, A1, A2 are TTL compatible input lines used to select which data is present at the data outputs D0 - D7. In the stand alone mode a "low" level at the input A0 causes the User Bits Data to be transferred to the MC14449 Display Drivers. A "high" level at the input A0 enables the display of the Time Code Data (see Fig. 2): Interrupt Request(/IRQ) /IRQ is a TTL compatible, open drain (no internal pull-up), active "low" output that is used to interrupt the MPU. The /IRQ output remains "low" as long as the cause of the interrupt is present and the appropriate interrupt enable bit within the TCIA is set. In the stand alone mode, the /IRQ output is used to indicate the dropframe format of the Time Code. The /IRQ output remains "low" as long as the dropframe bit of the incoming Time Code Data is set "1". (see Fig. 2). ## 4. TCIA inputs and outputs (except MPU interface signals) /RST Reset In the "low" state, the TTL compatible input /RST causes a Master reset for the TCIA (see Fig. 5). SYSCLK System Clock SYSCLK is the TTL compatible input used for the Time Code Clock recovering and the Time Code Data decoding (normally 4,9152 MHz). MOT/INT Motorola/Intel Timing Switch A "high" at this TTL compatible input means, that the Motorola Timing Mode is desired. A "low" selects the Intel Timing Mode. Note: If this input is not connected to a logical state it will be driven automatically to "high" (internal pull up, see table 1). **TC - CLK Time Code Clock** TC - CLK is a TTL compatible output for the Time Code Clock which is derived from the incoming Time Code. In the stand alone mode the output TC - CLK is used to clock the data in the MC14449 Display Drivers (see Fig. 2). TC - DATA Time Code Data TC - DATA is a TTL compatible output which transfers the decoded Time Code Data in the serial NRZI format. Additionally, in the stand alone mode this output is used to drive the MC14449 data inputs (see Fig. 2). /EN1,/EN2 Enable 1, Enable 2 These two TTL compatible outputs are used in the stand alone mode only. They control the data transfer from the TCIA to the MC14449 (see Fig. 2). TC - SYNC Time Code Sync TC - SYNC is a TTL compatible active "high" output. The TC - SYNC output remains "high" during the two Time Code Clock Periods after the Sync Word has been read completely. TC UP/DWN Time Code Direction TC UP/DWN is a TTL compatible output used to indicate the direction of the incoming Time Code Signal. The "high" level at this output indicates the reverse direction, the "low" level the forward direction of the Time Code. TC - VALID Time Code Valid TC - VALID is a TTL compatible output which indicates that a valid Time Code Data is present at the TC - DATA output (active "high"). Fig. 5 # 5. Example for an interrupt subroutine ## (all TCIA interrupt sources are enabled) ## 6803 assembler on HP 64000 | IRQ | LDAA . | STATUS | load TCIA status register | |-----|----------------------|--------------------|-------------------------------------------------------------------------------------------| | | ANDA<br>BNE | #01100011B<br>\$+3 | if it was a TCIA interrupt | | * | RTI | | request, jump to next part; else leave interrupt subroutine | | * | TBA<br>ANDA | #00000010B | load status into Akku A again | | * | BEQ | \$+5 | jump next part of interrupt<br>routine,if it was not Receive<br>Buffer Overrun | | * | LDAA | FRAME | if it was Receive Buffer<br>Overrun, then read the Frame<br>Buffer | | * | RTI | | and leave subroutine | | | TBA<br>ANDA | #00000001B | load status again into Akku A | | * | BNE | \$+3 | if it was neither Overrun nor<br>Underrun Interrupt Request,<br>then jump to next part of | | * | | | of interrupt subroutine (a correct FRAME is received) | | * | RTI | | if it was Overrun or Underrun<br>interrupt Request,then leave<br>the subroutine now | | * | LDAA | #0FFH | set flag for main program | | * | STAA | FLAG | that the Time Code Data Buffers were read | | | LDX<br>LDAA | #STORE<br>HOUR | read Time Code Data Buffers | | | STAA<br>LDAA<br>STAA | O,X<br>MIN<br>1,X | (Frame at the end) and store them | | • | LDAA<br>STAA | SEC<br>2,X | | | | LDAA<br>STAA<br>RTI | FRAME<br>3,X | leave interrupt subroutine | | | K14 | | , care more approach action | ## 6. Technical data Temperature range 0 to 70 °C Voltage on any pin with respect to ground -0.4 to UDD +0.4U Power supply 5V ± 10% | | Symbol | Param | eter | Limit values | | | Unit | Test | | |---|-----------------------|-----------------------|----------------------------|--------------|------|-----------|------|-------------------------------------|--| | | | | | min. | typ. | max. | | condition | | | | VIL Input low voltage | | | -0.4 | | 0.8 | V | | | | | VIH | Input hi | gh voltage | 2.0 | | UDD + 0.4 | V | | | | | VOL | Output 1 | ow voltage | | | 0.4 | V | I <sub>a</sub> = 4mA | | | | VOH | Output h | igh voltage | 2.4 | | | Ų | I <sub>OH</sub> = 4mA | | | | IOLH | | urrent low/<br>ir. Buffers | | | 4 | mΑ | | | | | IOC | Open dra<br>current | in output | | | 12 | mA | | | | Г | | Power operational | | | 250 | | uA | VDD=5V | | | | ICC | | power down<br>(no Clock) | | 100 | | uA | Inputs at 0U/UDD<br>no Output loads | | | Г | ILI | Input leckage current | | | | 10 | uA | | | | | ILO | Output leckage curr. | | | | 10 | uA | | | | | Cin | Max inpu | t capacitance | | | 2,5 | pF | | | | | t <sub>R</sub> | Rise tim | e of all out- | | | 5 | ns | with 50pF load | | - List of signals with internal pull up resistor ( $\sim$ 50kOhm): E, R/ $\overline{W}$ , Mot/ $\overline{Int}$ , $\overline{CS}$ , RS, A0, A1, A2, D0....D7 table 1 | (Ø 1· | 4.2.8 | 39 BE | C/RP | 0 | 0 | 0 | 0 | |-------|-------|-------|------|------------|----------------|---------------|---------| | | | | | electrical | and physical s | pecifications | PAGE 16 | | Si | ۲W | | | TCIA | | | |